筑新
This commit is contained in:
1055
chip/allegro.jrl
1055
chip/allegro.jrl
File diff suppressed because it is too large
Load Diff
@@ -1,34 +1,385 @@
|
||||
\t (00:00:02) allegro 17.4 S035 Windows SPB 64-bit Edition
|
||||
\t (00:00:02) Journal start - Fri Aug 2 06:02:52 2024
|
||||
\t (00:00:02) Host=LAPTOP-XEROLYSK User=XerolySkinner Pid=12676 CPUs=12
|
||||
\t (00:00:02) CmdLine= d:\software\cadence\spb_17.4\tools\bin\allegro.exe D:\workspace\GitHub\pcb_lib\chip\sop-16.dra
|
||||
\t (00:00:02) Journal start - Sat Aug 3 22:01:08 2024
|
||||
\t (00:00:02) Host=LAPTOP-XEROLYSK User=XerolySkinner Pid=12692 CPUs=12
|
||||
\t (00:00:02) CmdLine= d:\software\cadence\spb_17.4\tools\bin\allegro.exe D:\workspace\GitHub\pcb_lib\chip\ssop-4.dra
|
||||
\t (00:00:02)
|
||||
(00:00:02) Loading axlcore.cxt
|
||||
\t (00:00:02) Opening existing design...
|
||||
\i (00:00:02) QtSignal SPBFoldDockArea FoldAreaTabWidget currentChanged "sop-16"
|
||||
\d (00:00:02) Design opened: D:/workspace/GitHub/pcb_lib/chip/sop-16.dra
|
||||
\t (00:00:02) Grids are drawn 0.040, 0.040 apart for enhanced viewing.
|
||||
\i (00:00:02) trapsize 43
|
||||
\i (00:00:02) trapsize 44
|
||||
\i (00:00:03) trapsize 43
|
||||
\i (00:00:03) trapsize 38
|
||||
\i (00:00:03) trapsize 39
|
||||
\i (00:00:03) trapsize 40
|
||||
\t (00:00:03) Grids are drawn 0.040, 0.040 apart for enhanced viewing.
|
||||
\i (00:00:03) trapsize 41
|
||||
\i (00:00:06) step pkg map
|
||||
\i (00:00:06) fillin yes
|
||||
\i (00:00:12) setwindow form.pkgmap3d
|
||||
\i (00:00:12) FORM pkgmap3d stplist SOP-16.STEP
|
||||
\i (00:00:15) FORM pkgmap3d overlay YES
|
||||
\i (00:00:16) FORM pkgmap3d hide_board YES
|
||||
\i (00:00:17) FORM pkgmap3d hide_board NO
|
||||
\i (00:00:20) FORM pkgmap3d view_orientation Top
|
||||
\i (00:00:23) FORM pkgmap3d save_current
|
||||
\i (00:00:24) FORM pkgmap3d done
|
||||
\i (00:00:27) setwindow pcb
|
||||
\i (00:00:27) save
|
||||
\i (00:00:27) fillin yes
|
||||
\t (00:00:27) Symbol 'sop-16.psm' created.
|
||||
\i (00:00:28) exit
|
||||
\t (00:00:28) Journal end - Fri Aug 2 06:03:18 2024
|
||||
\i (00:00:02) QtSignal SPBFoldDockArea FoldAreaTabWidget currentChanged "ssop-4"
|
||||
\d (00:00:02) Design opened: D:/workspace/GitHub/pcb_lib/chip/ssop-4.dra
|
||||
\i (00:00:02) trapsize 106
|
||||
\i (00:00:02) trapsize 109
|
||||
\i (00:00:02) trapsize 106
|
||||
\i (00:00:02) trapsize 93
|
||||
\i (00:00:03) trapsize 95
|
||||
\i (00:00:03) trapsize 98
|
||||
\i (00:00:03) trapsize 98
|
||||
\i (00:00:05) delete
|
||||
\i (00:00:06) drag_start grid -5.518 4.094
|
||||
\i (00:00:07) drag_stop 4.838 -4.300
|
||||
\i (00:00:07) pick grid 4.838 -4.300
|
||||
\t (00:00:07) last pick: 4.800 -4.300
|
||||
\i (00:00:08) prepopup -0.105 -0.358
|
||||
\i (00:00:09) done
|
||||
\i (00:00:12) param in
|
||||
\i (00:00:13) setwindow form.parm_in
|
||||
\i (00:00:13) FORM parm_in browse
|
||||
\i (00:00:15) fillin "D:/workspace/GitHub/pcb_lib/XerolySkinner.prm"
|
||||
\i (00:00:16) FORM parm_in execute
|
||||
\t (00:00:16) Starting Importing parameter file...
|
||||
\w (00:00:17) WARNING(SPMHGE-269): param in had warnings, use Viewlog to review the log file.
|
||||
\t (00:00:17) Opening existing design...
|
||||
\i (00:00:17) setwindow pcb
|
||||
\i (00:00:17) trapsize 98
|
||||
\i (00:00:17) trapsize 100
|
||||
\i (00:00:17) trapsize 98
|
||||
\t (00:00:17) Grids are drawn 51.200, 51.200 apart for enhanced viewing.
|
||||
\i (00:00:17) trapsize 98
|
||||
\i (00:00:19) setwindow text
|
||||
\i (00:00:19) close
|
||||
\i (00:00:20) setwindow form.parm_in
|
||||
\i (00:00:20) FORM parm_in cancel
|
||||
\i (00:00:21) setwindow pcb
|
||||
\i (00:00:21) zoom out 1
|
||||
\i (00:00:21) setwindow pcb
|
||||
\i (00:00:21) zoom out 0.091 -0.142
|
||||
\i (00:00:21) trapsize 98
|
||||
\i (00:00:21) zoom out 1
|
||||
\i (00:00:21) setwindow pcb
|
||||
\i (00:00:21) zoom out 0.091 -0.142
|
||||
\i (00:00:21) trapsize 98
|
||||
\i (00:00:21) zoom out 1
|
||||
\i (00:00:21) setwindow pcb
|
||||
\i (00:00:21) zoom out 0.091 -0.142
|
||||
\i (00:00:21) trapsize 98
|
||||
\i (00:00:22) add pin
|
||||
\i (00:00:29) setwindow form.mini
|
||||
\i (00:00:29) FORM mini pad_name ssop-4
|
||||
\w (00:00:29) WARNING(SPMHUT-48): Scaled value has been rounded off.
|
||||
\t (00:00:29) Using 'SSOP-4.pad'.
|
||||
\i (00:00:31) setwindow pcb
|
||||
\i (00:00:31) zoom out 1
|
||||
\i (00:00:31) setwindow pcb
|
||||
\i (00:00:31) zoom out 0.444 0.054
|
||||
\i (00:00:31) trapsize 98
|
||||
\i (00:00:31) zoom out 1
|
||||
\i (00:00:31) setwindow pcb
|
||||
\i (00:00:31) zoom out 0.444 0.054
|
||||
\i (00:00:31) trapsize 98
|
||||
\i (00:00:31) zoom out 1
|
||||
\i (00:00:31) setwindow pcb
|
||||
\i (00:00:31) zoom out 0.444 0.054
|
||||
\i (00:00:31) trapsize 98
|
||||
\i (00:00:31) zoom in 1
|
||||
\i (00:00:31) setwindow pcb
|
||||
\i (00:00:31) zoom in 0.444 0.054
|
||||
\i (00:00:31) trapsize 49
|
||||
\i (00:00:31) zoom in 1
|
||||
\i (00:00:31) setwindow pcb
|
||||
\i (00:00:31) zoom in 0.444 0.054
|
||||
\i (00:00:31) trapsize 25
|
||||
\i (00:00:32) zoom in 1
|
||||
\i (00:00:32) setwindow pcb
|
||||
\i (00:00:32) zoom in 0.444 0.055
|
||||
\i (00:00:32) trapsize 12
|
||||
\i (00:00:32) zoom in 1
|
||||
\i (00:00:32) setwindow pcb
|
||||
\i (00:00:32) zoom in 0.444 0.055
|
||||
\i (00:00:32) trapsize 6
|
||||
\i (00:00:32) zoom out 1
|
||||
\i (00:00:32) setwindow pcb
|
||||
\i (00:00:32) zoom out 0.444 0.055
|
||||
\i (00:00:32) trapsize 12
|
||||
\i (00:00:32) zoom out 1
|
||||
\i (00:00:32) setwindow pcb
|
||||
\i (00:00:32) zoom out 0.444 0.056
|
||||
\i (00:00:32) trapsize 25
|
||||
\i (00:00:42) setwindow form.mini
|
||||
\i (00:00:42) FORM mini x_count 2
|
||||
\i (00:00:45) FORM mini x_spacing 1.270
|
||||
\i (00:00:47) FORM mini y_count 2
|
||||
\i (00:00:48) FORM mini y_spacing 1.270
|
||||
\i (00:00:53) FORM mini rotate_pin 0.000
|
||||
\t (00:00:53) Using 'SSOP-4.pad'.
|
||||
\i (00:01:08) FORM mini x_spacing 6.500
|
||||
\i (00:01:30) setwindow pcb
|
||||
\i (00:01:30) pick -3.25 -0.635
|
||||
\t (00:01:30) last pick: -3.250 -0.635
|
||||
\t (00:01:30) Using 'SSOP-4.pad'.
|
||||
\i (00:01:32) prepopup 2.425 0.370
|
||||
\i (00:01:33) oops
|
||||
\t (00:01:33) Using 'SSOP-4.pad'.
|
||||
\i (00:01:35) setwindow form.mini
|
||||
\i (00:01:35) FORM mini y_direction Up
|
||||
\i (00:01:38) FORM mini next_pin_number 1
|
||||
\i (00:01:39) FORM mini text_name pin
|
||||
\i (00:01:51) setwindow pcb
|
||||
\i (00:01:51) pick -3.25 -0.635
|
||||
\t (00:01:51) last pick: -3.250 -0.635
|
||||
\t (00:01:51) Using 'SSOP-4.pad'.
|
||||
\i (00:01:52) zoom out 1
|
||||
\i (00:01:52) setwindow pcb
|
||||
\i (00:01:52) zoom out 0.547 -1.155
|
||||
\i (00:01:52) trapsize 49
|
||||
\i (00:01:52) zoom out 1
|
||||
\i (00:01:52) setwindow pcb
|
||||
\i (00:01:52) zoom out 0.547 -1.156
|
||||
\i (00:01:52) trapsize 98
|
||||
\i (00:01:52) zoom out 1
|
||||
\i (00:01:52) setwindow pcb
|
||||
\i (00:01:52) zoom out 0.856 -4.790
|
||||
\i (00:01:52) trapsize 98
|
||||
\i (00:01:53) zoom in 1
|
||||
\i (00:01:53) setwindow pcb
|
||||
\i (00:01:53) zoom in -0.026 0.211
|
||||
\i (00:01:53) trapsize 49
|
||||
\i (00:01:53) zoom in 1
|
||||
\i (00:01:53) setwindow pcb
|
||||
\i (00:01:53) zoom in -0.026 0.212
|
||||
\i (00:01:53) trapsize 25
|
||||
\i (00:01:53) zoom in 1
|
||||
\i (00:01:53) setwindow pcb
|
||||
\i (00:01:53) zoom in -0.027 0.212
|
||||
\i (00:01:53) trapsize 12
|
||||
\i (00:01:54) zoom out 1
|
||||
\i (00:01:54) setwindow pcb
|
||||
\i (00:01:54) zoom out 0.024 -0.511
|
||||
\i (00:01:54) trapsize 25
|
||||
\i (00:01:54) zoom out 1
|
||||
\i (00:01:54) setwindow pcb
|
||||
\i (00:01:54) zoom out 0.025 -0.510
|
||||
\i (00:01:54) trapsize 49
|
||||
\i (00:01:54) prepopup 0.026 -0.511
|
||||
\i (00:01:55) done
|
||||
\t (00:01:55) Exiting from Add Pin.
|
||||
\i (00:02:13) text edit
|
||||
\i (00:02:15) pick grid -3.378 1.000
|
||||
\t (00:02:15) last pick: -3.400 1.000
|
||||
\i (00:02:16) setwindow pcb
|
||||
\i (00:02:16) pick grid -3.358 -0.383
|
||||
\t (00:02:16) last pick: -3.400 -0.400
|
||||
\i (00:02:16) setwindow pcb
|
||||
\i (00:02:16) pick -3.378 1.000
|
||||
\t (00:02:16) Pick text to edit.
|
||||
\i (00:02:19) setwindow pcb
|
||||
\i (00:02:19) pick grid 3.145 -0.472
|
||||
\t (00:02:19) last pick: 3.100 -0.500
|
||||
\i (00:02:19) setwindow pcb
|
||||
\i (00:02:19) pick -3.358 -0.383
|
||||
\t (00:02:19) Pick text to edit.
|
||||
\i (00:02:20) setwindow pcb
|
||||
\i (00:02:20) pick grid 3.164 0.901
|
||||
\t (00:02:20) last pick: 3.200 0.900
|
||||
\i (00:02:20) setwindow pcb
|
||||
\i (00:02:20) pick 3.145 -0.472
|
||||
\t (00:02:20) Pick text to edit.
|
||||
\i (00:02:21) setwindow pcb
|
||||
\i (00:02:21) prepopup 4.106 1.500
|
||||
\i (00:02:22) done
|
||||
\i (00:02:22) setwindow pcb
|
||||
\i (00:02:22) pick 3.164 0.901
|
||||
\i (00:02:25) setwindow pcb
|
||||
\i (00:02:25) add rect
|
||||
\i (00:02:34) add rect
|
||||
\i (00:02:37) setwindow form.mini
|
||||
\i (00:02:37) FORM mini class 'PACKAGE GEOMETRY'
|
||||
\i (00:03:07) setwindow pcb
|
||||
\i (00:03:07) pick -2. 2 -1.35
|
||||
\t (00:03:07) last pick: -2.000 2.000
|
||||
\i (00:03:23) pick 2.2 -1.35
|
||||
\t (00:03:23) last pick: 2.200 -1.350
|
||||
\i (00:03:32) prepopup 3.753 2.696
|
||||
\i (00:03:33) oops
|
||||
\t (00:03:33) last pick: -2.000 2.000
|
||||
\i (00:03:33) prepopup 2.605 2.628
|
||||
\i (00:03:34) oops
|
||||
\i (00:03:38) pick -2.2 1.25
|
||||
\t (00:03:38) last pick: -2.200 1.250
|
||||
\i (00:03:47) prepopup 2.782 1.313
|
||||
\i (00:03:48) oops
|
||||
\i (00:03:52) add rect
|
||||
\i (00:03:56) pick x -2.2 1.35
|
||||
\t (00:03:56) last pick: -2.200 1.350
|
||||
\i (00:04:00) pick 2.2 -1.35
|
||||
\t (00:04:00) last pick: 2.200 -1.350
|
||||
\i (00:04:01) pick grid 1.399 3.079
|
||||
\t (00:04:01) last pick: 1.400 3.100
|
||||
\i (00:04:01) prepopup 1.879 2.883
|
||||
\i (00:04:03) oops
|
||||
\t (00:04:03) last pick: 2.200 -1.350
|
||||
\i (00:04:03) prepopup 0.408 2.873
|
||||
\i (00:04:04) done
|
||||
\i (00:04:08) shape add rect
|
||||
\i (00:04:11) setwindow form.mini
|
||||
\i (00:04:11) FORM mini subclass PLACE_BOUND_TOP
|
||||
\i (00:04:11) setwindow pcb
|
||||
\i (00:04:11) updateport CVPane
|
||||
\i (00:04:12) zoom in 1
|
||||
\i (00:04:12) setwindow pcb
|
||||
\i (00:04:12) zoom in -0.474 0.774
|
||||
\i (00:04:12) trapsize 25
|
||||
\i (00:04:12) zoom in 1
|
||||
\i (00:04:12) setwindow pcb
|
||||
\i (00:04:12) zoom in -0.474 0.774
|
||||
\i (00:04:12) trapsize 12
|
||||
\i (00:04:12) zoom out 1
|
||||
\i (00:04:12) setwindow pcb
|
||||
\i (00:04:12) zoom out -0.474 0.774
|
||||
\i (00:04:12) trapsize 25
|
||||
\i (00:04:12) zoom out 1
|
||||
\i (00:04:12) setwindow pcb
|
||||
\i (00:04:12) zoom out -0.473 0.775
|
||||
\i (00:04:12) trapsize 49
|
||||
\i (00:04:15) pick grid -3.601 1.422
|
||||
\t (00:04:15) last pick: -3.600 1.400
|
||||
\i (00:04:19) pick grid 3.559 -1.383
|
||||
\t (00:04:19) last pick: 3.600 -1.400
|
||||
\i (00:04:19) prepopup 4.265 1.766
|
||||
\i (00:04:20) done
|
||||
\i (00:04:24) add rect
|
||||
\i (00:04:27) add line
|
||||
\i (00:04:34) setwindow form.mini
|
||||
\i (00:04:34) FORM mini subclass SILKSCREEN_TOP
|
||||
\i (00:04:34) setwindow pcb
|
||||
\i (00:04:34) updateport CVPane
|
||||
\i (00:04:36) setwindow form.mini
|
||||
\i (00:04:36) FORM mini line_width 0.150
|
||||
\i (00:04:40) setwindow pcb
|
||||
\i (00:04:40) pick 2.2 1.35
|
||||
\t (00:04:40) last pick: 2.200 1.350
|
||||
\i (00:04:45) ipick -4.4
|
||||
\t (00:04:45) last pick: -2.200 1.350
|
||||
\i (00:04:48) ipick 0 -2.7
|
||||
\t (00:04:48) last pick: -2.200 -1.350
|
||||
\i (00:04:50) ipick 4.4
|
||||
\t (00:04:50) last pick: 2.200 -1.350
|
||||
\i (00:04:52) ipick 0 2.7
|
||||
\t (00:04:52) last pick: 2.200 1.350
|
||||
\i (00:04:53) prepopup 0.783 2.629
|
||||
\i (00:04:54) done
|
||||
\i (00:04:57) shape add rect
|
||||
\i (00:04:59) pick 0 0
|
||||
\t (00:04:59) last pick: 0.000 0.000
|
||||
\i (00:05:06) pick -1.1 1.35
|
||||
\t (00:05:06) last pick: -1.100 1.350
|
||||
\i (00:05:07) prepopup 2.980 2.844
|
||||
\i (00:05:08) oops
|
||||
\t (00:05:08) last pick: 0.000 0.000
|
||||
\i (00:05:14) pick -2.2 1.35
|
||||
\t (00:05:14) last pick: -2.200 1.350
|
||||
\i (00:05:15) prepopup -0.149 2.913
|
||||
\i (00:05:15) done
|
||||
\i (00:05:16) save
|
||||
\i (00:05:16) fillin yes
|
||||
\e (00:05:17) ERROR(SPMHGE-7): Error(s) occurred, check logfile.
|
||||
\i (00:05:18) setwindow text
|
||||
\i (00:05:18) close
|
||||
\i (00:05:19) setwindow pcb
|
||||
\i (00:05:19) label refdes
|
||||
\t (00:05:19) Pick text location.
|
||||
\i (00:05:23) setwindow form.mini
|
||||
\i (00:05:23) FORM mini text_name asm
|
||||
\i (00:05:24) setwindow pcb
|
||||
\i (00:05:24) pick 0 0
|
||||
\t (00:05:24) last pick: 0.000 0.000
|
||||
\t (00:05:24) Enter text string.
|
||||
\i (00:05:25) setwindow pcb
|
||||
\i (00:05:25) pick 0.000 0.000
|
||||
\i (00:05:26) setwindow pcb
|
||||
\i (00:05:26) prepopup 4.078 3.158
|
||||
\i (00:05:27) done
|
||||
\i (00:05:28) label refdes
|
||||
\t (00:05:28) Pick text location.
|
||||
\i (00:05:30) setwindow form.mini
|
||||
\i (00:05:30) FORM mini subclass SILKSCREEN_TOP
|
||||
\i (00:05:30) setwindow pcb
|
||||
\i (00:05:30) updateport CVPane
|
||||
\i (00:05:34) setwindow form.mini
|
||||
\i (00:05:34) FORM mini text_name ski
|
||||
\i (00:05:36) setwindow pcb
|
||||
\i (00:05:36) pick grid 0.459 -1.098
|
||||
\t (00:05:36) last pick: 0.500 -1.100
|
||||
\t (00:05:36) Enter text string.
|
||||
\i (00:05:37) setwindow pcb
|
||||
\i (00:05:37) pick 0.500 -1.100
|
||||
\i (00:05:38) prepopup 0.459 -1.098
|
||||
\i (00:05:38) done
|
||||
\i (00:05:41) step pkg map
|
||||
\i (00:05:42) fillin yes
|
||||
\i (00:05:51) setwindow form.pkgmap3d
|
||||
\i (00:05:51) FORM pkgmap3d stplist ssop-4.STEP
|
||||
\i (00:05:55) FORM pkgmap3d offset_y 90
|
||||
\i (00:05:56) FORM pkgmap3d offset_y 0
|
||||
\i (00:05:58) FORM pkgmap3d rotation_y 90
|
||||
\i (00:05:59) FORM pkgmap3d rotation_y 0
|
||||
\i (00:05:59) FORM pkgmap3d rotation_x 90
|
||||
\i (00:06:01) FORM pkgmap3d rotation_x 0
|
||||
\i (00:06:01) FORM pkgmap3d rotation_z 90
|
||||
\i (00:06:11) FORM pkgmap3d view_orientation Left
|
||||
\i (00:06:13) FORM pkgmap3d save_current
|
||||
\i (00:06:14) FORM pkgmap3d done
|
||||
\i (00:06:40) setwindow pcb
|
||||
\i (00:06:40) replace padstack
|
||||
\i (00:06:41) pick grid -3.307 0.608
|
||||
\t (00:06:41) last pick: -3.300 0.600
|
||||
\i (00:06:46) setwindow form.mini
|
||||
\i (00:06:46) FORM mini newname SSOP-4
|
||||
\w (00:06:46) WARNING(SPMHUT-48): Scaled value has been rounded off.
|
||||
\i (00:06:49) FORM mini replace
|
||||
\t (00:06:49) Done, updated padstack.
|
||||
\t (00:06:49) 4 out of 4 old padstack SSOP-4 were replaced with new padstack SSOP-4.
|
||||
\i (00:06:50) setwindow pcb
|
||||
\i (00:06:50) prepopup 1.048 3.521
|
||||
\i (00:06:50) done
|
||||
\t (00:06:50) Performing DRC...
|
||||
\t (00:06:50) No DRC errors detected.
|
||||
\i (00:06:51) save
|
||||
\i (00:06:51) fillin yes
|
||||
\t (00:06:52) Symbol 'ssop-4.psm' created.
|
||||
\i (00:06:55) define grid
|
||||
\t (00:06:55) Spacing fields allow simple equations to aid calculations; prefix with =
|
||||
\i (00:06:58) setwindow form.grid
|
||||
\i (00:06:58) FORM grid done
|
||||
\i (00:07:03) setwindow pcb
|
||||
\i (00:07:03) shape select
|
||||
\i (00:07:05) pick grid -3.434 1.432
|
||||
\t (00:07:05) last pick: -3.400 1.400
|
||||
\i (00:07:07) drag_start grid -3.542 0.294
|
||||
\i (00:07:07) drag_stop grid -3.797 0.265
|
||||
\i (00:07:09) drag_start grid -3.542 0.255
|
||||
\i (00:07:09) drag_stop grid -3.778 0.294
|
||||
\i (00:07:12) pick grid -3.552 0.236
|
||||
\t (00:07:12) last pick: -3.600 0.200
|
||||
\t (00:07:12) last pick: -3.600 0.236
|
||||
\i (00:07:12) prepopup -3.552 0.236
|
||||
\i (00:07:13) prepopup -3.582 0.255
|
||||
\i (00:07:14) oops
|
||||
\t (00:07:14) last pick: -3.400 1.400
|
||||
\i (00:07:15) drag_start grid -3.572 0.265
|
||||
\t (00:07:15) last pick: -3.600 0.265
|
||||
\i (00:07:17) drag_stop grid -3.817 0.265
|
||||
\t (00:07:17) No DRC errors detected.
|
||||
\i (00:07:19) drag_start grid 3.588 0.294
|
||||
\t (00:07:19) last pick: 3.600 0.294
|
||||
\i (00:07:19) drag_stop grid 3.833 0.285
|
||||
\t (00:07:19) No DRC errors detected.
|
||||
\i (00:07:20) prepopup 4.304 0.392
|
||||
\i (00:07:21) done
|
||||
\i (00:07:21) save
|
||||
\i (00:07:22) fillin yes
|
||||
\t (00:07:22) Symbol 'ssop-4.psm' created.
|
||||
\i (00:07:24) step pkg map
|
||||
\i (00:07:25) fillin yes
|
||||
\i (00:07:28) setwindow form.pkgmap3d
|
||||
\i (00:07:28) FORM pkgmap3d view_orientation Top
|
||||
\i (00:07:30) FORM pkgmap3d report
|
||||
\i (00:07:33) setwindow text
|
||||
\i (00:07:33) close
|
||||
\i (00:07:34) setwindow form.pkgmap3d
|
||||
\i (00:07:34) FORM pkgmap3d done
|
||||
\i (00:07:35) setwindow pcb
|
||||
\i (00:07:35) save
|
||||
\i (00:07:36) fillin yes
|
||||
\t (00:07:36) Symbol 'ssop-4.psm' created.
|
||||
\i (00:07:47) exit
|
||||
\t (00:07:48) Journal end - Sat Aug 3 22:08:54 2024
|
||||
|
||||
@@ -2,9 +2,9 @@
|
||||
( )
|
||||
( DRC Update )
|
||||
( )
|
||||
( Drawing : ssop-4.dra )
|
||||
( Drawing : sym_template.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Sat Aug 3 22:07:56 2024 )
|
||||
( Date/Time : Wed Aug 7 01:08:43 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
@@ -20,7 +20,7 @@
|
||||
========= check standalone text 0:00:00
|
||||
========= check standalone rectangles 0:00:00
|
||||
|
||||
..... Total number of DRC errors 0
|
||||
..... Total number of DRC errors 156
|
||||
|
||||
..... DRC update completed, total CPU time 0:00:00
|
||||
*************************************************************************
|
||||
|
||||
@@ -4,7 +4,7 @@
|
||||
( )
|
||||
( Drawing : sym_template.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Fri Aug 2 04:40:21 2024 )
|
||||
( Date/Time : Fri Aug 2 04:40:22 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
@@ -2,9 +2,9 @@
|
||||
( )
|
||||
( DRC Update )
|
||||
( )
|
||||
( Drawing : sym_template.dra )
|
||||
( Drawing : ssop-4.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Fri Aug 2 04:40:22 2024 )
|
||||
( Date/Time : Sat Aug 3 22:07:56 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
27
chip/batch_drc.log,3
Normal file
27
chip/batch_drc.log,3
Normal file
@@ -0,0 +1,27 @@
|
||||
(---------------------------------------------------------------------)
|
||||
( )
|
||||
( DRC Update )
|
||||
( )
|
||||
( Drawing : sym_template.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Wed Aug 7 01:08:42 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
========= check shapes 0:00:00
|
||||
========= check standalone pins 0:00:00
|
||||
========= check symbols (pins,lines,text) 0:00:00
|
||||
========= check xnets 0:00:00
|
||||
========= check nets 0:00:00
|
||||
========= check standalone branches 0:00:00
|
||||
========= check standalone filled rectangles 0:00:00
|
||||
========= check standalone lines 0:00:00
|
||||
========= check standalone text 0:00:00
|
||||
========= check standalone rectangles 0:00:00
|
||||
|
||||
..... Total number of DRC errors 0
|
||||
|
||||
..... DRC update completed, total CPU time 0:00:00
|
||||
*************************************************************************
|
||||
|
||||
@@ -2,9 +2,9 @@
|
||||
( )
|
||||
( Downrev Design )
|
||||
( )
|
||||
( Drawing : ssop-4.dra )
|
||||
( Drawing : htssop-56.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Sat Aug 3 22:08:42 2024 )
|
||||
( Date/Time : Wed Aug 7 01:16:14 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
@@ -2,9 +2,9 @@
|
||||
( )
|
||||
( Downrev Design )
|
||||
( )
|
||||
( Drawing : ssop-4.dra )
|
||||
( Drawing : htssop-56.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Sat Aug 3 22:08:28 2024 )
|
||||
( Date/Time : Wed Aug 7 01:14:18 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
@@ -2,9 +2,9 @@
|
||||
( )
|
||||
( Downrev Design )
|
||||
( )
|
||||
( Drawing : ssop-4.dra )
|
||||
( Drawing : htssop-56.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Sat Aug 3 22:08:42 2024 )
|
||||
( Date/Time : Wed Aug 7 01:16:14 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
@@ -2,9 +2,9 @@
|
||||
( )
|
||||
( Downrev Design )
|
||||
( )
|
||||
( Drawing : ssop-4.dra )
|
||||
( Drawing : htssop-56.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Sat Aug 3 22:08:42 2024 )
|
||||
( Date/Time : Wed Aug 7 01:16:14 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
BIN
chip/htssop-56-1.pad
Normal file
BIN
chip/htssop-56-1.pad
Normal file
Binary file not shown.
BIN
chip/htssop-56.dra
Normal file
BIN
chip/htssop-56.dra
Normal file
Binary file not shown.
@@ -2,16 +2,16 @@
|
||||
( )
|
||||
( CREATE SYMBOL )
|
||||
( )
|
||||
( Drawing : sop-16.dra )
|
||||
( Drawing : htssop-56.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Fri Aug 2 06:03:17 2024 )
|
||||
( Date/Time : Wed Aug 7 01:16:14 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
Create Symbol of type: PACKAGE
|
||||
Directory = D:/workspace/GitHub/pcb_lib/chip
|
||||
Name = sop-16.psm
|
||||
Name = htssop-56.psm
|
||||
User = XerolySkinner
|
||||
Machine = LAPTOP-XEROLYSK
|
||||
|
||||
@@ -2,22 +2,23 @@
|
||||
( )
|
||||
( CREATE SYMBOL )
|
||||
( )
|
||||
( Drawing : ssop-4.dra )
|
||||
( Drawing : htssop-56.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Sat Aug 3 22:08:28 2024 )
|
||||
( Date/Time : Wed Aug 7 01:08:43 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
Create Symbol of type: PACKAGE
|
||||
Directory = D:/workspace/GitHub/pcb_lib/chip
|
||||
Name = ssop-4.psm
|
||||
Name = htssop-56.psm
|
||||
User = XerolySkinner
|
||||
Machine = LAPTOP-XEROLYSK
|
||||
|
||||
|
||||
Create symbol started.
|
||||
|
||||
WARNING(SPMHA1-301): Create symbol DRC errors exist.
|
||||
|
||||
Create symbol completed.
|
||||
|
||||
@@ -2,16 +2,16 @@
|
||||
( )
|
||||
( CREATE SYMBOL )
|
||||
( )
|
||||
( Drawing : ssop-4.dra )
|
||||
( Drawing : htssop-56.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Sat Aug 3 22:08:42 2024 )
|
||||
( Date/Time : Wed Aug 7 01:14:18 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
Create Symbol of type: PACKAGE
|
||||
Directory = D:/workspace/GitHub/pcb_lib/chip
|
||||
Name = ssop-4.psm
|
||||
Name = htssop-56.psm
|
||||
User = XerolySkinner
|
||||
Machine = LAPTOP-XEROLYSK
|
||||
|
||||
BIN
chip/htssop-56.pad
Normal file
BIN
chip/htssop-56.pad
Normal file
Binary file not shown.
BIN
chip/htssop-56.psm
Normal file
BIN
chip/htssop-56.psm
Normal file
Binary file not shown.
@@ -1 +1 @@
|
||||
ssop-4.dra
|
||||
htssop-56.dra
|
||||
|
||||
@@ -1,20 +1,8 @@
|
||||
\t (00:00:01) padstack_editor 17.4 S035 Windows SPB 64-bit Edition
|
||||
\t (00:00:01) Journal start - Sat Aug 3 22:07:28 2024
|
||||
\t (00:00:01) Host=LAPTOP-XEROLYSK User=XerolySkinner Pid=16304 CPUs=12
|
||||
\t (00:00:01) CmdLine= d:\software\cadence\spb_17.4\tools\bin\padstack_editor.exe D:\workspace\GitHub\pcb_lib\chip\ssop-4.pad
|
||||
\t (00:00:01) Journal start - Wed Aug 7 01:05:16 2024
|
||||
\t (00:00:01) Host=LAPTOP-XEROLYSK User=XerolySkinner Pid=10064 CPUs=12
|
||||
\t (00:00:01) CmdLine= d:\software\cadence\spb_17.4\tools\bin\padstack_editor.exe D:\workspace\GitHub\pcb_lib\chip\htssop-56-1.pad
|
||||
\t (00:00:01)
|
||||
\d (00:00:03) QtSignal GuidedTabsParent GuidedTabs currentChanged "Design Layers"
|
||||
\d (00:00:04) QtSignal GuidedTabsParent GuidedDesignLayersTab keyPressEvent 16777248 33554432 false +
|
||||
\d (00:00:04) QtSignal 1
|
||||
\d (00:00:04) QtSignal GuidedDesignLayersTab PadWidth editingFinished "1.0000"
|
||||
\d (00:00:06) QtSignal GuidedTabsParent GuidedTabs currentChanged "Mask Layers"
|
||||
\d (00:00:07) QtSignal GuidedTabsParent GuidedMaskLayersTab keyPressEvent 16777248 33554432 false +
|
||||
\d (00:00:07) QtSignal 1
|
||||
\d (00:00:10) QtSignal GuidedMaskLayersTab PadWidth editingFinished "1.0500"
|
||||
\d (00:00:11) QtSignal GuidedMaskLayersTab LayersTable itemSelectionChanged 2 Pad
|
||||
\d (00:00:11) QtSignal GuidedMaskLayersTab LayersTable cellClicked 2 Pad 2 1
|
||||
\d (00:00:12) QtSignal GuidedTabsParent GuidedMaskLayersTab keyPressEvent 16777248 33554432 false +
|
||||
\d (00:00:12) QtSignal 1
|
||||
\d (00:00:12) QtSignal GuidedMaskLayersTab PadWidth editingFinished "1.0000"
|
||||
\d (00:00:14) QtSignal MainWindow Save triggered
|
||||
\t (00:00:15) Journal end - Sat Aug 3 22:07:42 2024
|
||||
\d (00:00:02) QtSignal GuidedTabsParent GuidedTabs currentChanged "Design Layers"
|
||||
\d (00:00:03) QtSignal MainWindow Save triggered
|
||||
\t (00:00:05) Journal end - Wed Aug 7 01:05:20 2024
|
||||
|
||||
@@ -1,47 +1,8 @@
|
||||
\t (00:00:01) padstack_editor 17.4 S035 Windows SPB 64-bit Edition
|
||||
\t (00:00:01) Journal start - Sat Aug 3 21:58:52 2024
|
||||
\t (00:00:01) Host=LAPTOP-XEROLYSK User=XerolySkinner Pid=22372 CPUs=12
|
||||
\t (00:00:01) CmdLine= d:\software\cadence\spb_17.4\tools\bin\padstack_editor.exe D:\workspace\GitHub\pcb_lib\chip\ssop-4.pad
|
||||
\t (00:00:01) Journal start - Wed Aug 7 01:05:05 2024
|
||||
\t (00:00:01) Host=LAPTOP-XEROLYSK User=XerolySkinner Pid=26352 CPUs=12
|
||||
\t (00:00:01) CmdLine= d:\software\cadence\spb_17.4\tools\bin\padstack_editor.exe D:\workspace\GitHub\pcb_lib\chip\htssop-56.pad
|
||||
\t (00:00:01)
|
||||
\d (00:00:03) QtSignal GuidedTabsParent GuidedTabs currentChanged "Design Layers"
|
||||
\d (00:00:05) QtSignal GuidedTabsParent GuidedDesignLayersTab keyPressEvent 16777248 33554432 false +
|
||||
\d (00:00:05) QtSignal 1
|
||||
\d (00:00:13) QtSignal GuidedDesignLayersTab PadWidth editingFinished "1.0000"
|
||||
\d (00:00:15) QtSignal GuidedDesignLayersTab PadHeight editingFinished "0.4000"
|
||||
\d (00:00:27) QtSignal GuidedTabsParent GuidedDesignLayersTab keyPressEvent 16777248 33554432 false +
|
||||
\d (00:00:27) QtSignal 1
|
||||
\d (00:00:33) QtSignal GuidedDesignLayersTab PadHeight editingFinished "1.0000"
|
||||
\d (00:00:36) QtSignal GuidedTabsParent GuidedDesignLayersTab keyPressEvent 16777248 33554432 false +
|
||||
\d (00:00:36) QtSignal 1
|
||||
\d (00:00:41) QtSignal GuidedDesignLayersTab PadWidth editingFinished "0.4000"
|
||||
\d (00:00:43) QtSignal GuidedTabsParent GuidedDesignLayersTab keyPressEvent 16777248 33554432 false +
|
||||
\d (00:00:43) QtSignal 1
|
||||
\d (00:00:45) QtSignal GuidedDesignLayersTab PadWidth editingFinished "1.0000"
|
||||
\d (00:00:46) QtSignal GuidedDesignLayersTab PadHeight editingFinished "0.2000"
|
||||
\d (00:00:51) QtSignal GuidedTabsParent GuidedDesignLayersTab keyPressEvent 16777248 33554432 false +
|
||||
\d (00:00:51) QtSignal 1
|
||||
\d (00:00:52) QtSignal GuidedDesignLayersTab PadWidth editingFinished "0.4000"
|
||||
\d (00:01:03) QtSignal GuidedDesignLayersTab PadHeight editingFinished "0.5000"
|
||||
\d (00:01:19) QtSignal GuidedTabsParent GuidedDesignLayersTab keyPressEvent 16777248 33554432 false +
|
||||
\d (00:01:19) QtSignal 1
|
||||
\d (00:01:20) QtSignal GuidedDesignLayersTab PadWidth editingFinished "0.5000"
|
||||
\d (00:01:21) QtSignal GuidedDesignLayersTab PadHeight editingFinished "0.4000"
|
||||
\d (00:01:32) QtSignal GuidedTabsParent GuidedTabs currentChanged "Mask Layers"
|
||||
\d (00:01:34) QtSignal GuidedTabsParent GuidedMaskLayersTab keyPressEvent 16777248 33554432 false +
|
||||
\d (00:01:34) QtSignal 1
|
||||
\d (00:01:35) QtSignal GuidedMaskLayersTab PadWidth editingFinished "0.5000"
|
||||
\d (00:01:36) QtSignal GuidedMaskLayersTab PadHeight editingFinished "0.4000"
|
||||
\d (00:01:38) QtSignal GuidedMaskLayersTab LayersTable itemSelectionChanged 2 Pad
|
||||
\d (00:01:38) QtSignal GuidedMaskLayersTab LayersTable cellClicked 2 Pad 2 1
|
||||
\d (00:01:39) QtSignal GuidedMaskLayersTab LayersTable itemSelectionChanged 0 Pad
|
||||
\d (00:01:39) QtSignal GuidedMaskLayersTab LayersTable cellClicked 0 Pad 0 1
|
||||
\d (00:01:41) QtSignal GuidedMaskLayersTab PadWidth editingFinished "0.5500"
|
||||
\d (00:01:42) QtSignal GuidedMaskLayersTab PadHeight editingFinished "0.4500"
|
||||
\d (00:01:43) QtSignal GuidedMaskLayersTab LayersTable itemSelectionChanged 2 Pad
|
||||
\d (00:01:44) QtSignal GuidedMaskLayersTab LayersTable cellClicked 2 Pad 2 1
|
||||
\d (00:01:45) QtSignal GuidedTabsParent GuidedMaskLayersTab keyPressEvent 16777248 33554432 false +
|
||||
\d (00:01:45) QtSignal 1
|
||||
\d (00:01:45) QtSignal GuidedMaskLayersTab PadWidth editingFinished "0.5000"
|
||||
\d (00:01:46) QtSignal GuidedMaskLayersTab PadHeight editingFinished "0.4000"
|
||||
\d (00:01:48) QtSignal MainWindow Save triggered
|
||||
\t (00:01:49) Journal end - Sat Aug 3 22:00:40 2024
|
||||
\d (00:00:06) QtSignal GuidedTabsParent GuidedTabs currentChanged "Design Layers"
|
||||
\d (00:00:08) QtSignal MainWindow Save triggered
|
||||
\t (00:00:10) Journal end - Wed Aug 7 01:05:13 2024
|
||||
|
||||
@@ -2,15 +2,15 @@
|
||||
( )
|
||||
( Parameter File READ )
|
||||
( )
|
||||
( Drawing : ssop-4.dra )
|
||||
( Drawing : htssop-56.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Sat Aug 3 22:01:23 2024 )
|
||||
( Date/Time : Wed Aug 7 01:10:16 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
Paramfile Name : D:/workspace/GitHub/pcb_lib/XerolySkinner.prm
|
||||
Layout Name : D:/workspace/GitHub/pcb_lib/chip/ssop-4.dra
|
||||
Layout Name : D:/workspace/GitHub/pcb_lib/chip/htssop-56.dra
|
||||
|
||||
Reading...parameter_header:
|
||||
Reading...db_common_type:
|
||||
|
||||
128
chip/param_read.log,2
Normal file
128
chip/param_read.log,2
Normal file
@@ -0,0 +1,128 @@
|
||||
(---------------------------------------------------------------------)
|
||||
( )
|
||||
( Parameter File READ )
|
||||
( )
|
||||
( Drawing : ssop-4.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Sat Aug 3 22:01:23 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
Paramfile Name : D:/workspace/GitHub/pcb_lib/XerolySkinner.prm
|
||||
Layout Name : D:/workspace/GitHub/pcb_lib/chip/ssop-4.dra
|
||||
|
||||
Reading...parameter_header:
|
||||
Reading...db_common_type:
|
||||
Reading...grid_parms_type:
|
||||
WARNING: The value of element <etchcount> is not equal to the number of
|
||||
user defined subclass under ETCH class.
|
||||
|
||||
Reading...UnusedPadsSuppressionSettings:
|
||||
Reading...artwork_film:
|
||||
Reading...art_film_type:
|
||||
Reading...art_film_block_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...artwork_film:
|
||||
Reading...art_film_type:
|
||||
Reading...art_film_block_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...artwork_film:
|
||||
Reading...art_film_type:
|
||||
Reading...art_film_block_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...artwork_film:
|
||||
Reading...art_film_type:
|
||||
Reading...art_film_block_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...artwork_film:
|
||||
Reading...art_film_type:
|
||||
Reading...art_film_block_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...artwork_film:
|
||||
Reading...art_film_type:
|
||||
Reading...art_film_block_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...artwork_film:
|
||||
Reading...art_film_type:
|
||||
Reading...art_film_block_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...artwork_film:
|
||||
Reading...art_film_type:
|
||||
Reading...art_film_block_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...artwork_film:
|
||||
Reading...art_film_type:
|
||||
Reading...art_film_block_type:
|
||||
Reading...art_class_type:
|
||||
Reading...artwork_film:
|
||||
Reading...art_film_type:
|
||||
Reading...art_film_block_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...artwork_film:
|
||||
Reading...art_film_type:
|
||||
Reading...art_film_block_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...artwork_film:
|
||||
Reading...art_film_type:
|
||||
Reading...art_film_block_type:
|
||||
Reading...art_class_type:
|
||||
WARNING: Unmatched Data - Field Name: subclass , Value: "SIGNEDTOP"
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...artwork_film:
|
||||
Reading...art_film_type:
|
||||
Reading...art_film_block_type:
|
||||
Reading...art_class_type:
|
||||
WARNING: Unmatched Data - Field Name: subclass , Value: "SIGNEDBOTTOM"
|
||||
Reading...art_class_type:
|
||||
Reading...art_class_type:
|
||||
Reading...color_table_table:
|
||||
Reading...ColorParmType:
|
||||
Reading...profileCustomColors:
|
||||
Reading...text_size_table:
|
||||
Reading...drf_parm_type:
|
||||
Reading...av_parm_type:
|
||||
Reading...dynfill_parm_type:
|
||||
Reading...probe_parm_type:
|
||||
Reading...ifp_parm_type:
|
||||
Reading...ministat_parm_type:
|
||||
WARNING: Unmatched Data - Field Name: acon_active_sc , Value: "SIGNEDTOP"
|
||||
Reading...ats_parm_type:
|
||||
Reading...placement_parameter_type:
|
||||
Reading...backdrill_parm_type:
|
||||
Reading...backdrill_parm_type:
|
||||
Reading...backdrill_parm_type:
|
||||
Reading...backdrill_parm_type:
|
||||
|
||||
|
||||
..... Total number of errors: 0.
|
||||
..... Total number of warnings: 4.
|
||||
@@ -1,23 +0,0 @@
|
||||
(---------------------------------------------------------------------)
|
||||
( )
|
||||
( CREATE SYMBOL )
|
||||
( )
|
||||
( Drawing : sop-16.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Fri Aug 2 04:47:13 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
Create Symbol of type: PACKAGE
|
||||
Directory = D:/š¤×÷żâ/GitHub/pcb_lib/chip
|
||||
Name = sop-16.psm
|
||||
User = XerolySkinner
|
||||
Machine = LAPTOP-XEROLYSK
|
||||
|
||||
|
||||
Create symbol started.
|
||||
|
||||
|
||||
Create symbol completed.
|
||||
|
||||
@@ -1,23 +0,0 @@
|
||||
(---------------------------------------------------------------------)
|
||||
( )
|
||||
( CREATE SYMBOL )
|
||||
( )
|
||||
( Drawing : sop-16.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Fri Aug 2 05:16:38 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
Create Symbol of type: PACKAGE
|
||||
Directory = D:/š¤×÷żâ/GitHub/pcb_lib/chip
|
||||
Name = sop-16.psm
|
||||
User = XerolySkinner
|
||||
Machine = LAPTOP-XEROLYSK
|
||||
|
||||
|
||||
Create symbol started.
|
||||
|
||||
|
||||
Create symbol completed.
|
||||
|
||||
@@ -1,23 +0,0 @@
|
||||
(---------------------------------------------------------------------)
|
||||
( )
|
||||
( CREATE SYMBOL )
|
||||
( )
|
||||
( Drawing : sop-16.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Fri Aug 2 06:00:53 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
Create Symbol of type: PACKAGE
|
||||
Directory = D:/š¤×÷żâ/GitHub/pcb_lib/chip
|
||||
Name = sop-16.psm
|
||||
User = XerolySkinner
|
||||
Machine = LAPTOP-XEROLYSK
|
||||
|
||||
|
||||
Create symbol started.
|
||||
|
||||
|
||||
Create symbol completed.
|
||||
|
||||
@@ -1,24 +0,0 @@
|
||||
(---------------------------------------------------------------------)
|
||||
( )
|
||||
( CREATE SYMBOL )
|
||||
( )
|
||||
( Drawing : ssop-4.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Sat Aug 3 22:06:23 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
Create Symbol of type: PACKAGE
|
||||
Directory = D:/workspace/GitHub/pcb_lib/chip
|
||||
Name = ssop-4.psm
|
||||
User = XerolySkinner
|
||||
Machine = LAPTOP-XEROLYSK
|
||||
|
||||
|
||||
Create symbol started.
|
||||
|
||||
ERROR(SPMHCS-1): Symbol is missing a refdes.
|
||||
|
||||
ERROR(SPMHA1-291): Create symbol has been aborted.
|
||||
|
||||
@@ -1,23 +0,0 @@
|
||||
(---------------------------------------------------------------------)
|
||||
( )
|
||||
( CREATE SYMBOL )
|
||||
( )
|
||||
( Drawing : ssop-4.dra )
|
||||
( Software Version : 17.4S035 )
|
||||
( Date/Time : Sat Aug 3 22:07:58 2024 )
|
||||
( )
|
||||
(---------------------------------------------------------------------)
|
||||
|
||||
|
||||
Create Symbol of type: PACKAGE
|
||||
Directory = D:/workspace/GitHub/pcb_lib/chip
|
||||
Name = ssop-4.psm
|
||||
User = XerolySkinner
|
||||
Machine = LAPTOP-XEROLYSK
|
||||
|
||||
|
||||
Create symbol started.
|
||||
|
||||
|
||||
Create symbol completed.
|
||||
|
||||
102895
chip/stepFacetFiles4Map/htssop-56.xml
Normal file
102895
chip/stepFacetFiles4Map/htssop-56.xml
Normal file
File diff suppressed because it is too large
Load Diff
@@ -2,6 +2,7 @@
|
||||
|
||||
D8-M.step ! 282667 ! 1568096060
|
||||
SOT-223.step ! 227596 ! 1710578258
|
||||
htssop-56.step ! 2056211 ! 1722964516
|
||||
tssop8.STEP ! 174674 ! 1711377980
|
||||
lqfp48.step ! 1919983 ! 1711219780
|
||||
D8-L.step ! 282667 ! 1568096060
|
||||
@@ -15,5 +16,5 @@ tssop8.step ! 306368 ! 1711457082
|
||||
LED_0603_G.STEP ! 178570 ! 1710578258
|
||||
KEY_SOT_P2.step ! 151224 ! 1710578258
|
||||
sop-14.step ! 521672 ! 1710578258
|
||||
ufqfpn28_2.step ! 4307335 ! 1711439232
|
||||
ssop-4.STEP ! 294871 ! 1722693500
|
||||
ufqfpn28_2.step ! 4307335 ! 1711439232
|
||||
|
||||
@@ -15,5 +15,5 @@ tssop8.step ! 306368 ! 1711457082
|
||||
LED_0603_G.STEP ! 178570 ! 1710578258
|
||||
KEY_SOT_P2.step ! 151224 ! 1710578258
|
||||
sop-14.step ! 521672 ! 1710578258
|
||||
ssop-4.STEP ! 294871 ! 1722693500
|
||||
ufqfpn28_2.step ! 4307335 ! 1711439232
|
||||
ssop-4.STEP ! 294871 ! 1722693500
|
||||
|
||||
Reference in New Issue
Block a user