常规更新

This commit is contained in:
2025-04-27 23:08:41 +08:00
parent 77b70e883e
commit 7394f89550
236 changed files with 152674 additions and 2443 deletions

BIN
other/B0505S_1WR3.dra Normal file

Binary file not shown.

BIN
other/PCB1094M4.dra Normal file

Binary file not shown.

BIN
other/WH-LTE-7S1.dra Normal file

Binary file not shown.

View File

@@ -1,40 +1,133 @@
\t (00:00:04) allegro 17.4 S035 Windows SPB 64-bit Edition
\t (00:00:04) Journal start - Fri Aug 9 09:30:34 2024
\t (00:00:04) Host=LAPTOP-XEROLYSK User=XerolySkinner Pid=23064 CPUs=12
\t (00:00:04) CmdLine= d:\software\cadence\spb_17.4\tools\bin\allegro.exe D:\workspace\GitHub\pcb_lib\other\link-3_5-2x5.dra
\t (00:00:04)
(00:00:04) Loading axlcore.cxt
\t (00:00:04) Opening existing design...
\i (00:00:04) QtSignal SPBFoldDockArea FoldAreaTabWidget currentChanged "link-3_5-2x5"
\d (00:00:04) Design opened: D:/workspace/GitHub/pcb_lib/other/link-3_5-2x5.dra
\t (00:00:05) Grids are drawn 0.0800, 0.0800 apart for enhanced viewing.
\i (00:00:05) trapsize 930
\i (00:00:05) trapsize 954
\i (00:00:05) trapsize 930
\i (00:00:06) trapsize 816
\i (00:00:06) trapsize 838
\i (00:00:06) trapsize 861
\t (00:00:06) Grids are drawn 0.0800, 0.0800 apart for enhanced viewing.
\i (00:00:06) trapsize 884
\i (00:00:14) change
\i (00:00:18) setwindow form.mini
\i (00:00:18) FORM mini change_class 'PACKAGE GEOMETRY'
\i (00:00:20) FORM mini change_subclass PLACE_BOUND_TOP
\i (00:00:23) setwindow pcb
\i (00:00:23) pick grid 5.3669 0.5089
\t (00:00:23) last pick: 5.3700 0.5100
\e (00:00:23) ERROR(SPMHGE-536): Shape line width cannot be changed.
\i (00:00:31) setwindow form.mini
\i (00:00:31) FORM mini apply_width NO
\i (00:00:33) setwindow pcb
\i (00:00:33) pick grid 5.3846 0.4558
\t (00:00:33) last pick: 5.3800 0.4600
\t (00:00:33) No DRC errors detected.
\t (00:00:33) Changed 1 items out of 1 items found.
\i (00:00:34) prepopup 1.6885 2.5603
\i (00:00:35) done
\i (00:00:36) save
\i (00:00:36) fillin yes
\t (00:00:37) Symbol 'link-3_5-2x5.psm' created.
\i (00:00:37) exit
\t (00:00:38) Journal end - Fri Aug 9 09:31:08 2024
\t (00:02:32) allegro 23.1 P001 Windows SPB 64-bit Edition
\t (00:02:32) Journal start - Sun Apr 27 22:55:41 2025
\t (00:02:32) Host=XEROLYSKINNER User=Xeroly Pid=2016 CPUs=16
\t (00:02:32) CmdLine= D:\software\Cadence\SPB_23.1\tools\bin\allegro.exe -mpssession Xeroly -proj d:\workspace\cadence\cedarmotor\cedarmotor.opj d:/workspace/cadence/cedarmotor/allegro/cedarmotor.brd
\t (00:02:32)
\t (00:02:32) Starting new design...
\i (00:02:32) trapsize 14970
\i (00:02:32) trapsize 15291
\i (00:02:32) trapsize 14970
\t (00:02:32) Grids are drawn 1300.4800, 1300.4800 apart for enhanced viewing.
\i (00:02:32) trapsize 19763
\i (00:02:32) trapsize 19763
\i (00:02:32) trapsize 18903
\i (00:02:35) param in
\i (00:02:37) setwindow form.parm_in
\i (00:02:37) FORM parm_in browse
\i (00:02:39) fillin "D:/workspace/GitHub/pcb_lib/XerolySkinner.prm"
\i (00:02:40) FORM parm_in execute
\t (00:02:40) Starting Importing parameter file...
\w (00:02:40) WARNING(SPMHGE-269): param in had warnings, use Viewlog to review the log file.
\t (00:02:40) Opening existing design...
\t (00:02:40) Grids are drawn 2.5400, 2.5400 apart for enhanced viewing.
\i (00:02:40) setwindow pcb
\i (00:02:40) trapsize 18903
\i (00:02:40) trapsize 19289
\i (00:02:41) trapsize 18903
\t (00:02:41) Grids are drawn 2.5400, 2.5400 apart for enhanced viewing.
\i (00:02:41) trapsize 19477
\i (00:02:42) setwindow text
\i (00:02:42) close
\i (00:02:43) setwindow form.parm_in
\i (00:02:43) FORM parm_in cancel
\i (00:02:44) setwindow pcb
\i (00:02:44) zoom in 1
\i (00:02:44) setwindow pcb
\i (00:02:44) zoom in -9.2655 -6.9282
\t (00:02:44) Grids are drawn 1.2700, 1.2700 apart for enhanced viewing.
\i (00:02:44) trapsize 9738
\i (00:02:45) zoom in 1
\i (00:02:45) setwindow pcb
\i (00:02:45) zoom in 1.4468 -0.6956
\i (00:02:45) trapsize 4869
\i (00:02:47) add pin
\i (00:02:49) setwindow form.mini
\i (00:02:49) FORM mini x_count 2
\i (00:02:55) FORM mini x_spacing 6.9000
\i (00:02:59) FORM mini next_pin_number 1
\i (00:02:59) FORM mini pad_browse
\i (00:03:21) fillin "Thr-2r3-3r0"
\t (00:03:21) Using 'THR-2R3-3R0.pad'.
\e (00:03:39) Command not found: X -3.45 0
\i (00:03:46) setwindow pcb
\i (00:03:46) pick -3.45 0
\t (00:03:46) last pick: -3.4500 0.0000
\t (00:03:46) Using 'THR-2R3-3R0.pad'.
\i (00:03:48) prepopup -1.6694 6.2187
\i (00:03:48) done
\t (00:03:48) Exiting from Add Pin.
\i (00:03:49) zoom in 1
\i (00:03:49) setwindow pcb
\i (00:03:49) zoom in -1.0851 1.2521
\i (00:03:49) trapsize 2435
\i (00:03:49) zoom in 1
\i (00:03:49) setwindow pcb
\i (00:03:49) zoom in -1.0851 1.2522
\i (00:03:49) trapsize 1217
\i (00:04:00) shape add rect
\i (00:04:02) setwindow form.mini
\i (00:04:02) FORM mini class 'PACKAGE GEOMETRY'
\i (00:04:04) FORM mini subclass PLACE_BOUND_TOP
\i (00:04:04) setwindow pcb
\i (00:04:04) updateport CVPane
\i (00:04:21) pick -3.95 3.95
\t (00:04:21) last pick: -3.9500 3.9500
\i (00:04:26) pick 3.95 -3.95
\t (00:04:26) last pick: 3.9500 -3.9500
\i (00:04:27) prepopup -2.4485 7.5335
\i (00:04:28) done
\i (00:04:29) add rect
\i (00:04:31) setwindow form.mini
\i (00:04:31) FORM mini subclass ASSEMBLY_TOP
\i (00:04:31) setwindow pcb
\i (00:04:31) updateport CVPane
\i (00:04:35) pick -3.95 3.95
\t (00:04:35) last pick: -3.9500 3.9500
\i (00:04:39) pick 3.95 -3.95
\t (00:04:39) last pick: 3.9500 -3.9500
\i (00:04:40) prepopup 8.8968 5.0989
\i (00:04:41) done
\i (00:04:48) add rect
\i (00:04:51) shape add rect
\i (00:04:54) setwindow form.mini
\i (00:04:54) FORM mini subclass SILKSCREEN_TOP
\i (00:04:54) setwindow pcb
\i (00:04:54) updateport CVPane
\i (00:05:00) pick -3.95 3.95
\t (00:05:00) last pick: -3.9500 3.9500
\i (00:05:05) pick 3.95 -3.95
\t (00:05:05) last pick: 3.9500 -3.9500
\i (00:05:06) prepopup 6.1214 5.3423
\i (00:05:07) done
\i (00:05:08) label refdes
\t (00:05:08) Pick text location.
\i (00:05:11) setwindow form.mini
\i (00:05:11) FORM mini text_name asm
\i (00:05:11) setwindow pcb
\i (00:05:11) pick grid -0.2573 6.1457
\t (00:05:11) last pick: 0.0000 5.0800
\t (00:05:11) Enter text string.
\i (00:05:14) setwindow pcb
\i (00:05:14) pick 0.0000 5.0800
\i (00:05:19) pick grid -2.5945 4.7337
\t (00:05:19) last pick: -2.5400 5.0800
\t (00:05:19) Refdes of this subclass is already defined, change subclass.
\i (00:05:23) setwindow form.mini
\i (00:05:23) FORM mini subclass SILKSCREEN_TOP
\i (00:05:23) setwindow pcb
\i (00:05:23) updateport CVPane
\i (00:05:25) setwindow form.mini
\i (00:05:25) FORM mini text_name ski
\i (00:05:26) setwindow pcb
\i (00:05:26) pick grid -2.7406 4.9528
\t (00:05:26) last pick: -2.5400 5.0800
\t (00:05:26) Enter text string.
\i (00:05:28) setwindow pcb
\i (00:05:28) pick -2.5400 5.0800
\i (00:05:29) save
\t (00:05:29) Symbol 'pcb1094m4.psm' created.
\i (00:05:31) save
\i (00:05:31) fillin yes
\t (00:05:32) Symbol 'pcb1094m4.psm' created.
\i (00:05:33) exit
\t (00:05:33) Journal end - Sun Apr 27 22:58:42 2025

View File

@@ -1,46 +1,193 @@
\t (00:00:03) allegro 17.4 S035 Windows SPB 64-bit Edition
\t (00:00:03) Journal start - Fri Aug 9 03:51:44 2024
\t (00:00:03) Host=LAPTOP-XEROLYSK User=XerolySkinner Pid=25880 CPUs=12
\t (00:00:03) CmdLine= d:\software\cadence\spb_17.4\tools\bin\allegro.exe D:\workspace\GitHub\pcb_lib\other\link-3_5-2x4.dra
\t (00:00:03)
(00:00:03) Loading axlcore.cxt
\t (00:00:05) Opening existing design...
\i (00:00:06) QtSignal SPBFoldDockArea FoldAreaTabWidget currentChanged "link-3_5-2x4"
\d (00:00:06) Design opened: D:/workspace/GitHub/pcb_lib/other/link-3_5-2x4.dra
\t (00:00:06) Grids are drawn 0.2000, 0.2000 apart for enhanced viewing.
\i (00:00:06) trapsize 1675
\i (00:00:07) trapsize 1719
\i (00:00:07) trapsize 1675
\i (00:00:08) trapsize 1469
\i (00:00:08) trapsize 1509
\i (00:00:08) trapsize 1552
\t (00:00:08) Grids are drawn 0.2000, 0.2000 apart for enhanced viewing.
\i (00:00:08) trapsize 1593
\i (00:00:14) step pkg map
\i (00:00:15) fillin yes
\i (00:00:21) setwindow form.pkgmap3d
\i (00:00:21) FORM pkgmap3d stplist link_3.5_2x4.STEP
\i (00:00:23) FORM pkgmap3d rotation_x 90
\i (00:00:25) FORM pkgmap3d overlay YES
\i (00:00:27) FORM pkgmap3d view_orientation Right
\i (00:00:30) FORM pkgmap3d view_orientation Bottom
\i (00:00:33) FORM pkgmap3d hide_board YES
\i (00:00:36) FORM pkgmap3d offset_x -7
\i (00:00:38) FORM pkgmap3d offset_y -7
\i (00:00:41) FORM pkgmap3d offset_x -6
\i (00:00:44) FORM pkgmap3d offset_x -6.5
\i (00:00:46) FORM pkgmap3d offset_x -5
\i (00:00:49) FORM pkgmap3d offset_x -5.5
\i (00:00:57) FORM pkgmap3d offset_x -5.25
\i (00:01:05) FORM pkgmap3d offset_y -7.5000
\i (00:01:08) FORM pkgmap3d offset_y -6.5
\i (00:01:11) FORM pkgmap3d offset_y -6
\i (00:01:14) FORM pkgmap3d offset_y -6.75
\i (00:01:16) FORM pkgmap3d save_current
\i (00:01:17) FORM pkgmap3d done
\i (00:01:18) setwindow pcb
\i (00:01:18) save
\i (00:01:18) fillin yes
\t (00:01:19) Symbol 'link-3_5-2x4.psm' created.
\i (00:01:19) exit
\t (00:01:20) Journal end - Fri Aug 9 03:53:01 2024
\t (00:02:25) allegro 23.1 P001 Windows SPB 64-bit Edition
\t (00:02:25) Journal start - Sun Apr 27 22:49:48 2025
\t (00:02:25) Host=XEROLYSKINNER User=Xeroly Pid=17144 CPUs=16
\t (00:02:25) CmdLine= D:\software\Cadence\SPB_23.1\tools\bin\allegro.exe
\t (00:02:25)
\t (00:02:25) Starting new design...
\i (00:02:25) trapsize 14970
\i (00:02:25) trapsize 15291
\i (00:02:25) trapsize 14970
\t (00:02:25) Grids are drawn 1300.4800, 1300.4800 apart for enhanced viewing.
\i (00:02:25) trapsize 19763
\i (00:02:25) trapsize 19763
\i (00:02:26) trapsize 18903
\i (00:02:29) param in
\i (00:02:31) setwindow form.parm_in
\i (00:02:31) FORM parm_in browse
\i (00:02:34) fillin "D:/workspace/GitHub/pcb_lib/XerolySkinner.prm"
\i (00:02:34) FORM parm_in execute
\t (00:02:34) Starting Importing parameter file...
\w (00:02:35) WARNING(SPMHGE-269): param in had warnings, use Viewlog to review the log file.
\t (00:02:35) Opening existing design...
\t (00:02:35) Grids are drawn 2.5400, 2.5400 apart for enhanced viewing.
\i (00:02:35) setwindow pcb
\i (00:02:35) trapsize 18903
\i (00:02:35) trapsize 19289
\i (00:02:35) trapsize 18903
\t (00:02:35) Grids are drawn 2.5400, 2.5400 apart for enhanced viewing.
\i (00:02:35) trapsize 19477
\i (00:02:36) setwindow text
\i (00:02:36) close
\i (00:02:37) setwindow form.parm_in
\i (00:02:37) FORM parm_in cancel
\i (00:02:39) setwindow pcb
\i (00:02:39) prmed
\i (00:02:44) setwindow form.prmedit
\i (00:02:44) FORM prmedit design
\i (00:02:48) FORM prmedit done
\i (00:02:49) setwindow pcb
\i (00:02:49) label refdes
\t (00:02:49) Pick text location.
\i (00:02:51) add pin
\i (00:02:52) setwindow form.mini
\i (00:02:52) FORM mini pad_name pcb-10b
\t (00:02:52) Using 'PCB-10B.pad'.
\i (00:02:54) setwindow pcb
\i (00:02:54) pick 0 0
\t (00:02:54) last pick: 0.0000 0.0000
\t (00:02:54) Using 'PCB-10B.pad'.
\i (00:02:55) prepopup 14.4964 -20.1725
\i (00:02:55) done
\t (00:02:55) Exiting from Add Pin.
\i (00:02:56) zoom in 1
\i (00:02:56) setwindow pcb
\i (00:02:56) zoom in 1.2521 0.4730
\i (00:02:56) trapsize 9738
\i (00:02:56) zoom in 1
\i (00:02:56) setwindow pcb
\i (00:02:56) zoom in 1.2521 0.4730
\i (00:02:56) trapsize 4869
\i (00:02:56) zoom in 1
\i (00:02:56) setwindow pcb
\i (00:02:56) zoom in 1.2521 0.4730
\i (00:02:56) trapsize 2435
\i (00:02:58) undo
\i (00:02:58) trapsize 19477
\i (00:02:59) add pin
\i (00:03:01) setwindow form.mini
\i (00:03:01) FORM mini next_pin_number 1
\i (00:03:02) FORM mini pad_name pcb-10b
\t (00:03:02) Using 'PCB-10B.pad'.
\e (00:03:04) Command not found: x0 0
\i (00:03:06) setwindow pcb
\i (00:03:06) pick 0 0
\t (00:03:06) last pick: 0.0000 0.0000
\t (00:03:06) Using 'PCB-10B.pad'.
\i (00:03:07) prepopup 16.4441 11.7696
\i (00:03:08) done
\t (00:03:08) Exiting from Add Pin.
\i (00:03:08) zoom in 1
\i (00:03:08) setwindow pcb
\i (00:03:08) zoom in -2.6433 -4.2015
\i (00:03:08) trapsize 9738
\i (00:03:09) zoom in 1
\i (00:03:09) setwindow pcb
\i (00:03:09) zoom in 1.0573 -2.2538
\i (00:03:09) trapsize 4869
\i (00:03:09) zoom in 1
\i (00:03:09) setwindow pcb
\i (00:03:09) zoom in 1.0573 -2.2537
\i (00:03:09) trapsize 2435
\i (00:03:09) zoom in 1
\i (00:03:09) setwindow pcb
\i (00:03:09) zoom in 1.0573 -2.2537
\i (00:03:09) trapsize 1217
\i (00:03:09) zoom in 1
\i (00:03:09) setwindow pcb
\i (00:03:09) zoom in 1.0574 -2.2536
\i (00:03:09) trapsize 609
\i (00:03:10) zoom out 1
\i (00:03:10) setwindow pcb
\i (00:03:10) zoom out 1.0574 -2.2536
\i (00:03:10) trapsize 1217
\i (00:03:10) zoom out 1
\i (00:03:10) setwindow pcb
\i (00:03:10) zoom out 1.0574 -2.2535
\i (00:03:10) trapsize 2435
\i (00:03:10) zoom out 1
\i (00:03:10) setwindow pcb
\i (00:03:10) zoom out 1.0572 -2.2536
\i (00:03:10) trapsize 4869
\i (00:03:10) zoom out 1
\i (00:03:10) setwindow pcb
\i (00:03:10) zoom out 1.0573 -2.2535
\i (00:03:10) trapsize 9738
\i (00:03:11) zoom in 1
\i (00:03:11) setwindow pcb
\i (00:03:11) zoom in 3.0050 1.0575
\i (00:03:11) trapsize 4869
\i (00:03:11) zoom in 1
\i (00:03:11) setwindow pcb
\i (00:03:11) zoom in 3.0050 1.0575
\i (00:03:11) trapsize 2435
\i (00:03:13) label refdes
\t (00:03:13) Pick text location.
\i (00:03:13) pick grid -2.6432 12.5976
\t (00:03:13) last pick: -2.5400 12.7000
\t (00:03:13) Enter text string.
\i (00:03:16) setwindow form.mini
\i (00:03:16) FORM mini text_name asm
\i (00:03:19) setwindow pcb
\i (00:03:19) pick -2.5400 12.7000
\i (00:03:20) setwindow pcb
\i (00:03:20) MOVE
\t (00:03:20) Select element(s) to move.
\i (00:03:21) pick grid -1.5720 12.8897
\t (00:03:21) last pick: -2.5400 12.7000
\t (00:03:21) last pick: -2.5400 12.7000
\t (00:03:21) Pick new location for the element(s).
\i (00:03:22) pick grid 1.1061 8.7509
\t (00:03:22) last pick: 0.0000 7.6200
\i (00:03:24) label refdes
\t (00:03:24) Pick text location.
\i (00:03:26) setwindow form.mini
\i (00:03:26) FORM mini subclass SILKSCREEN_TOP
\i (00:03:26) setwindow pcb
\i (00:03:26) updateport CVPane
\i (00:03:27) setwindow form.mini
\i (00:03:27) FORM mini text_name ski
\i (00:03:28) setwindow pcb
\i (00:03:28) pick grid 3.3946 7.6310
\t (00:03:28) last pick: 2.5400 7.6200
\t (00:03:28) Enter text string.
\i (00:03:31) setwindow pcb
\i (00:03:31) pick 2.5400 7.6200
\i (00:03:32) prepopup 7.6308 7.8744
\i (00:03:33) done
\i (00:03:48) save
\t (00:03:49) Symbol 'pcb-10b.psm' created.
\i (00:03:55) shape add rect
\i (00:03:58) setwindow form.mini
\i (00:03:58) FORM mini subclass ASSEMBLY_TOP
\i (00:03:58) setwindow pcb
\i (00:03:58) updateport CVPane
\i (00:04:00) zoom in 1
\i (00:04:00) setwindow pcb
\i (00:04:00) zoom in -6.1491 5.2937
\i (00:04:00) trapsize 1217
\i (00:04:02) define grid
\t (00:04:02) Spacing fields allow simple equations to aid calculations; prefix with =
\i (00:04:03) setwindow form.grid
\i (00:04:03) FORM grid non_etch non_etch_x_grids 0.1
\i (00:04:03) FORM grid non_etch non_etch_y_grids 0.1
\i (00:04:04) FORM grid done
\i (00:04:05) setwindow pcb
\i (00:04:05) zoom in 1
\i (00:04:05) setwindow pcb
\i (00:04:05) zoom in -5.4187 4.8555
\i (00:04:05) trapsize 609
\i (00:04:07) pick grid -5.4673 5.0746
\t (00:04:07) last pick: -5.5000 5.1000
\i (00:04:08) zoom out 1
\i (00:04:08) setwindow pcb
\i (00:04:08) zoom out -4.2866 5.0016
\i (00:04:08) trapsize 1217
\i (00:04:12) pick grid 5.5493 -5.1021
\t (00:04:12) last pick: 5.5000 -5.1000
\i (00:04:12) prepopup 7.2779 -0.4763
\i (00:04:13) done
\i (00:04:13) save
\i (00:04:14) fillin yes
\t (00:04:14) Symbol 'pcb-10b.psm' created.
\i (00:04:15) exit
\t (00:04:15) Journal end - Sun Apr 27 22:51:38 2025

23
other/b0505s_1wr3.log Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : B0505S_1WR3.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 18:25:40 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/Workspace/GitHub/pcb_lib/other
Name = b0505s_1wr3.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

23
other/b0505s_1wr3.log,1 Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : B0505S_1WR3.dra )
( Software Version : 23.1P001 )
( Date/Time : Wed Apr 23 17:36:54 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/Workspace/GitHub/pcb_lib/other
Name = b0505s_1wr3.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

23
other/b0505s_1wr3.log,2 Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : B0505S_1WR3.dra )
( Software Version : 23.1P001 )
( Date/Time : Wed Apr 23 17:38:27 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/Workspace/GitHub/pcb_lib/other
Name = b0505s_1wr3.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

23
other/b0505s_1wr3.log,3 Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : B0505S_1WR3.dra )
( Software Version : 23.1P001 )
( Date/Time : Wed Apr 23 18:10:02 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/Workspace/GitHub/pcb_lib/other
Name = b0505s_1wr3.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

BIN
other/b0505s_1wr3.psm Normal file

Binary file not shown.

27
other/batch_drc.log Normal file
View File

@@ -0,0 +1,27 @@
(---------------------------------------------------------------------)
( )
( DRC Update )
( )
( Drawing : B0505S_1WR3.dra )
( Software Version : 23.1P001 )
( Date/Time : Tue Apr 22 23:31:49 2025 )
( )
(---------------------------------------------------------------------)
========= check shapes 0:00:00
========= check standalone pins 0:00:00
========= check symbols (pins,lines,text) 0:00:00
========= check xnets 0:00:00
========= check nets 0:00:00
========= check standalone branches 0:00:00
========= check standalone filled rectangles 0:00:00
========= check standalone lines 0:00:00
========= check standalone text 0:00:00
========= check standalone rectangles 0:00:00
..... Total number of DRC errors 0
..... DRC update completed, total CPU time 0:00:00
*************************************************************************

View File

@@ -2,9 +2,9 @@
( )
( Downrev Design )
( )
( Drawing : link-3_5-2x5.dra )
( Software Version : 17.4S035 )
( Date/Time : Fri Aug 9 09:31:07 2024 )
( Drawing : PCB1094M4.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 22:58:41 2025 )
( )
(---------------------------------------------------------------------)

View File

@@ -2,9 +2,9 @@
( )
( Downrev Design )
( )
( Drawing : link-3_5-2x4.dra )
( Software Version : 17.4S035 )
( Date/Time : Fri Aug 9 03:53:00 2024 )
( Drawing : PCB1094M4.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 22:58:38 2025 )
( )
(---------------------------------------------------------------------)

View File

@@ -2,9 +2,9 @@
( )
( Downrev Design )
( )
( Drawing : link-3_5-2x5.dra )
( Software Version : 17.4S035 )
( Date/Time : Fri Aug 9 09:31:07 2024 )
( Drawing : PCB1094M4.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 22:58:41 2025 )
( )
(---------------------------------------------------------------------)

View File

@@ -2,9 +2,9 @@
( )
( Downrev Design )
( )
( Drawing : link-3_5-2x5.dra )
( Software Version : 17.4S035 )
( Date/Time : Fri Aug 9 09:31:07 2024 )
( Drawing : PCB1094M4.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 22:58:41 2025 )
( )
(---------------------------------------------------------------------)

BIN
other/fnwx_r1.dra Normal file

Binary file not shown.

23
other/fnwx_r1.log Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : fnwx_r1.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 20:44:49 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/workspace/GitHub/pcb_lib/other
Name = fnwx_r1.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

23
other/fnwx_r1.log,1 Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : fnwx_r1.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 20:44:35 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/workspace/GitHub/pcb_lib/other
Name = fnwx_r1.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

BIN
other/fnwx_r1.pad Normal file

Binary file not shown.

BIN
other/fnwx_r1.psm Normal file

Binary file not shown.

BIN
other/fnwx_t4a.dra Normal file

Binary file not shown.

23
other/fnwx_t4a.log Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : fnwx_t4a.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 20:50:37 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/Workspace/GitHub/pcb_lib/other
Name = fnwx_t4a.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

BIN
other/fnwx_t4a.pad Normal file

Binary file not shown.

BIN
other/fnwx_t4a.psm Normal file

Binary file not shown.

View File

@@ -1 +1 @@
link-3_5-2x5.dra
PCB1094M4.dra

View File

@@ -0,0 +1,7 @@
\t (00:00:00) padstack_editor 23.1 P001 Windows SPB 64-bit Edition
\t (00:00:00) Journal start - Sun Apr 27 22:51:05 2025
\t (00:00:00) Host=XEROLYSKINNER User=Xeroly Pid=28608 CPUs=16
\t (00:00:00) CmdLine= d:\software\cadence\spb_23.1\tools\bin\padstack_editor.exe D:\Workspace\GitHub\pcb_lib\other\pcb-10b.pad
\t (00:00:00)
\d (00:00:03) QtSignal MainWindow Exit triggered
\t (00:00:03) Journal end - Sun Apr 27 22:51:08 2025

View File

@@ -0,0 +1,34 @@
\t (00:00:00) padstack_editor 23.1 P001 Windows SPB 64-bit Edition
\t (00:00:00) Journal start - Sun Apr 27 22:48:26 2025
\t (00:00:00) Host=XEROLYSKINNER User=Xeroly Pid=1428 CPUs=16
\t (00:00:00) CmdLine= d:\software\cadence\spb_23.1\tools\bin\padstack_editor.exe D:\Workspace\GitHub\pcb_lib\other\pcb-10b.pad
\t (00:00:00)
\d (00:00:02) QtSignal GuidedTabsParent GuidedTabs currentChanged "Design Layers"
\d (00:00:19) QtSignal GuidedDesignLayersTab PadWidth editingFinished "10.0000"
\d (00:00:21) QtSignal GuidedDesignLayersTab PadOffsetX editingFinished "10.8000"
\d (00:00:23) QtSignal GuidedTabsParent GuidedTabs currentChanged "Mask Layers"
\d (00:00:26) QtSignal GuidedMaskLayersTab PadWidth editingFinished "10.0000"
\d (00:00:32) QtSignal GuidedTabsParent GuidedTabs currentChanged "Design Layers"
\d (00:00:34) QtSignal GuidedTabsParent GuidedTabs currentChanged Start
\d (00:00:36) QtSignal GuidedTabsParent NewPads currentRowChanged 3
\d (00:00:36) QtSignal GuidedTabsParent NewPads itemSelectionChanged Rectangle
\d (00:00:36) QtSignal GuidedTabsParent NewPads itemClicked Rectangle
\d (00:00:37) QtFillin Yes
\d (00:00:38) QtSignal GuidedTabsParent GuidedTabs currentChanged "Design Layers"
\d (00:00:41) QtSignal GuidedDesignLayersTab PadWidth editingFinished "10.0000"
\d (00:00:43) QtSignal GuidedDesignLayersTab PadHeight editingFinished "10.8000"
\d (00:00:44) QtSignal GuidedDesignLayersTab PadOffsetX editingFinished "0.0000"
\d (00:00:45) QtSignal GuidedTabsParent GuidedTabs currentChanged "Mask Layers"
\d (00:00:47) QtSignal GuidedMaskLayersTab PadWidth editingFinished "10.0000"
\d (00:00:50) QtSignal GuidedMaskLayersTab PadHeight editingFinished "10.8600"
\d (00:00:50) QtSignal GuidedTabsParent GuidedMaskLayersTab keyPressEvent 16777220 0 false 1 "
"
\d (00:00:52) QtSignal GuidedMaskLayersTab PadWidth editingFinished "10.0600"
\d (00:00:52) QtSignal GuidedTabsParent GuidedMaskLayersTab keyPressEvent 16777220 0 false 1 "
"
\d (00:00:53) QtSignal GuidedMaskLayersTab LayersTable itemSelectionChanged 2 "Regular Pad"
\d (00:00:53) QtSignal GuidedMaskLayersTab LayersTable cellClicked 2 "Regular Pad" 2 1
\d (00:00:55) QtSignal GuidedMaskLayersTab PadWidth editingFinished "10.0000"
\d (00:00:57) QtSignal GuidedMaskLayersTab PadHeight editingFinished "10.8000"
\d (00:00:57) QtSignal GuidedTabsParent GuidedMaskLayersTab keyPressEvent 16777220 0 false 1 "
"

View File

@@ -2,15 +2,15 @@
( )
( Parameter File READ )
( )
( Drawing : link-3_5-2x4.dra )
( Software Version : 17.4S035 )
( Date/Time : Fri Aug 9 03:43:40 2024 )
( Drawing : PCB1094M4.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 22:55:50 2025 )
( )
(---------------------------------------------------------------------)
Paramfile Name : D:/¹¤×÷¿â/GitHub/pcb_lib/XerolySkinner.prm
Layout Name : link-3_5-2x4.dra
Paramfile Name : D:/workspace/GitHub/pcb_lib/XerolySkinner.prm
Layout Name : PCB1094M4.dra
Reading...parameter_header:
Reading...db_common_type:

View File

@@ -2,15 +2,15 @@
( )
( Parameter File READ )
( )
( Drawing : KF7_62-3P.dra )
( Software Version : 17.4S035 )
( Date/Time : Wed Aug 7 06:02:31 2024 )
( Drawing : fnwx_r1.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 20:29:06 2025 )
( )
(---------------------------------------------------------------------)
Paramfile Name : D:/¹¤×÷¿â/GitHub/pcb_lib/XerolySkinner.prm
Layout Name : KF7_62-3P.dra
Paramfile Name : D:/workspace/GitHub/pcb_lib/XerolySkinner.prm
Layout Name : fnwx_r1.dra
Reading...parameter_header:
Reading...db_common_type:

View File

@@ -2,15 +2,15 @@
( )
( Parameter File READ )
( )
( Drawing : link_3.5_2x5.dra )
( Software Version : 17.4S035 )
( Date/Time : Fri Aug 9 03:19:30 2024 )
( Drawing : WH-LTE-7S1.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 20:57:13 2025 )
( )
(---------------------------------------------------------------------)
Paramfile Name : D:/¹¤×÷¿â/GitHub/pcb_lib/XerolySkinner.prm
Layout Name : link_3.5_2x5.dra
Paramfile Name : D:/Workspace/GitHub/pcb_lib/XerolySkinner.prm
Layout Name : WH-LTE-7S1.dra
Reading...parameter_header:
Reading...db_common_type:

128
other/param_read.log,3 Normal file
View File

@@ -0,0 +1,128 @@
(---------------------------------------------------------------------)
( )
( Parameter File READ )
( )
( Drawing : pcb-10b.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 22:49:58 2025 )
( )
(---------------------------------------------------------------------)
Paramfile Name : D:/workspace/GitHub/pcb_lib/XerolySkinner.prm
Layout Name : pcb-10b.dra
Reading...parameter_header:
Reading...db_common_type:
Reading...grid_parms_type:
WARNING: The value of element <etchcount> is not equal to the number of
user defined subclass under ETCH class.
Reading...UnusedPadsSuppressionSettings:
Reading...artwork_film:
Reading...art_film_type:
Reading...art_film_block_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...artwork_film:
Reading...art_film_type:
Reading...art_film_block_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...artwork_film:
Reading...art_film_type:
Reading...art_film_block_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...artwork_film:
Reading...art_film_type:
Reading...art_film_block_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...artwork_film:
Reading...art_film_type:
Reading...art_film_block_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...artwork_film:
Reading...art_film_type:
Reading...art_film_block_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...artwork_film:
Reading...art_film_type:
Reading...art_film_block_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...artwork_film:
Reading...art_film_type:
Reading...art_film_block_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...artwork_film:
Reading...art_film_type:
Reading...art_film_block_type:
Reading...art_class_type:
Reading...artwork_film:
Reading...art_film_type:
Reading...art_film_block_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...artwork_film:
Reading...art_film_type:
Reading...art_film_block_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...art_class_type:
Reading...artwork_film:
Reading...art_film_type:
Reading...art_film_block_type:
Reading...art_class_type:
WARNING: Unmatched Data - Field Name: subclass , Value: "SIGNEDTOP"
Reading...art_class_type:
Reading...art_class_type:
Reading...artwork_film:
Reading...art_film_type:
Reading...art_film_block_type:
Reading...art_class_type:
WARNING: Unmatched Data - Field Name: subclass , Value: "SIGNEDBOTTOM"
Reading...art_class_type:
Reading...art_class_type:
Reading...color_table_table:
Reading...ColorParmType:
Reading...profileCustomColors:
Reading...text_size_table:
Reading...drf_parm_type:
Reading...av_parm_type:
Reading...dynfill_parm_type:
Reading...probe_parm_type:
Reading...ifp_parm_type:
Reading...ministat_parm_type:
WARNING: Unmatched Data - Field Name: acon_active_sc , Value: "SIGNEDTOP"
Reading...ats_parm_type:
Reading...placement_parameter_type:
Reading...backdrill_parm_type:
Reading...backdrill_parm_type:
Reading...backdrill_parm_type:
Reading...backdrill_parm_type:
..... Total number of errors: 0.
..... Total number of warnings: 4.

BIN
other/pcb-10b.dra Normal file

Binary file not shown.

23
other/pcb-10b.log Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : pcb-10b.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 22:51:37 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/workspace/GitHub/pcb_lib/other
Name = pcb-10b.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

23
other/pcb-10b.log,1 Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : pcb-10b.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 22:51:12 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/workspace/GitHub/pcb_lib/other
Name = pcb-10b.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

BIN
other/pcb-10b.pad Normal file

Binary file not shown.

BIN
other/pcb-10b.psm Normal file

Binary file not shown.

23
other/pcb1094m4.log Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : PCB1094M4.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 22:58:41 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/workspace/GitHub/pcb_lib/other
Name = pcb1094m4.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

23
other/pcb1094m4.log,1 Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : PCB1094M4.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 22:58:38 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/workspace/GitHub/pcb_lib/other
Name = pcb1094m4.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

BIN
other/pcb1094m4.psm Normal file

Binary file not shown.

File diff suppressed because it is too large Load Diff

File diff suppressed because it is too large Load Diff

File diff suppressed because it is too large Load Diff

File diff suppressed because it is too large Load Diff

View File

@@ -1,16 +1,20 @@
#STEP_FILE ! FILE_SIZE ! MOD_TIME
XH2_54-W2P.step ! 183892 ! 1745749128
link_3.5_2x1.STEP ! 435783 ! 1723144412
TYPE-C.stp ! 1362496 ! 1710578258
KF7.62-2P.STEP ! 217264 ! 1722981445
rtl8189-board.STEP ! 1900144 ! 1712473643
EC11.STEP ! 1541194 ! 1712715932
rtl8189-board.STEP ! 1900144 ! 1712473643
link_3.5_2x5.STEP ! 467005 ! 1723144633
XH2_54-W3P.step ! 213594 ! 1745749034
KF7.62-3P.STEP ! 218099 ! 1722981496
rj45-8p8c.step ! 2080205 ! 1712409758
XH2_54-W5P.step ! 305916 ! 1745749057
link_3.5_2x4.STEP ! 466145 ! 1723146123
fpc0_5-40p.stp ! 9221743 ! 1584132940
fpc0_5-6p.stp ! 1966209 ! 1584132963
fpc0_5-50p.stp ! 11408226 ! 1584132947
B05051WR3.STEP ! 65128 ! 1745749519
wh-gm5.STEP ! 888098 ! 1712839932
oled-0_96.step ! 601137 ! 1712757601

View File

@@ -1,16 +1,20 @@
#STEP_FILE ! FILE_SIZE ! MOD_TIME
XH2_54-W2P.step ! 183892 ! 1745749128
link_3.5_2x1.STEP ! 435783 ! 1723144412
TYPE-C.stp ! 1362496 ! 1710578258
KF7.62-2P.STEP ! 217264 ! 1722981445
EC11.STEP ! 1541194 ! 1712715932
rtl8189-board.STEP ! 1900144 ! 1712473643
EC11.STEP ! 1541194 ! 1712715932
link_3.5_2x5.STEP ! 467005 ! 1723144633
XH2_54-W3P.step ! 213594 ! 1745749034
KF7.62-3P.STEP ! 218099 ! 1722981496
rj45-8p8c.step ! 2080205 ! 1712409758
XH2_54-W5P.step ! 305916 ! 1745749057
link_3.5_2x4.STEP ! 466145 ! 1723146123
fpc0_5-40p.stp ! 9221743 ! 1584132940
fpc0_5-6p.stp ! 1966209 ! 1584132963
fpc0_5-50p.stp ! 11408226 ! 1584132947
B05051WR3.STEP ! 65139 ! 1745402887
wh-gm5.STEP ! 888098 ! 1712839932
oled-0_96.step ! 601137 ! 1712757601

Binary file not shown.

23
other/type-c.log Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : type-c.dra )
( Software Version : 23.1P001 )
( Date/Time : Wed Apr 23 17:49:43 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/Workspace/GitHub/pcb_lib/other
Name = type-c.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

Binary file not shown.

23
other/wh-lte-7s1.log Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : WH-LTE-7S1.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 21:05:30 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/Workspace/GitHub/pcb_lib/other
Name = wh-lte-7s1.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

BIN
other/wh-lte-7s1.psm Normal file

Binary file not shown.

BIN
other/xh-2_54-w2p.dra Normal file

Binary file not shown.

23
other/xh-2_54-w2p.log Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : xh-2_54-w2p.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 18:20:59 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/Workspace/GitHub/pcb_lib/other
Name = xh-2_54-w2p.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

23
other/xh-2_54-w2p.log,1 Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : xh-2_54-w2p.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 17:33:28 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/Workspace/GitHub/pcb_lib/other
Name = xh-2_54-w2p.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

BIN
other/xh-2_54-w2p.psm Normal file

Binary file not shown.

BIN
other/xh-2_54-w3p.dra Normal file

Binary file not shown.

23
other/xh-2_54-w3p.log Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : xh-2_54-w3p.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 18:23:01 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/Workspace/GitHub/pcb_lib/other
Name = xh-2_54-w3p.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

23
other/xh-2_54-w3p.log,1 Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : xh-2_54-w3p.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 17:56:41 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/Workspace/GitHub/pcb_lib/other
Name = xh-2_54-w3p.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

BIN
other/xh-2_54-w3p.psm Normal file

Binary file not shown.

BIN
other/xh-2_54-w4p.dra Normal file

Binary file not shown.

23
other/xh-2_54-w4p.log Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : xh-2_54-w4p.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 17:30:19 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/Workspace/GitHub/pcb_lib/other
Name = xh-2_54-w4p.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

BIN
other/xh-2_54-w4p.psm Normal file

Binary file not shown.

BIN
other/xh-2_54-w5p.dra Normal file

Binary file not shown.

23
other/xh-2_54-w5p.log Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : xh-2_54-w5p.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 18:23:48 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/Workspace/GitHub/pcb_lib/other
Name = xh-2_54-w5p.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

23
other/xh-2_54-w5p.log,1 Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : xh-2_54-w5p.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 17:58:51 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/Workspace/GitHub/pcb_lib/other
Name = xh-2_54-w5p.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

BIN
other/xh-2_54-w5p.psm Normal file

Binary file not shown.

BIN
other/xh-2_54-w8p.dra Normal file

Binary file not shown.

23
other/xh-2_54-w8p.log Normal file
View File

@@ -0,0 +1,23 @@
(---------------------------------------------------------------------)
( )
( CREATE SYMBOL )
( )
( Drawing : xh-2_54-w8p.dra )
( Software Version : 23.1P001 )
( Date/Time : Sun Apr 27 17:25:02 2025 )
( )
(---------------------------------------------------------------------)
Create Symbol of type: PACKAGE
Directory = D:/Workspace/GitHub/pcb_lib/other
Name = xh-2_54-w8p.psm
User = Xeroly
Machine = XEROLYSKINNER
Create symbol started.
Create symbol completed.

BIN
other/xh-2_54-w8p.psm Normal file

Binary file not shown.